Hardware Verification Integrating Deductive with Algorithmic Technologies

Zohar Manna

Stanford University
651 Serra Street
Stanford, CA 94305

Dept of the Army
Directorate of Contracting
ATTN: ATZS-DKO-1
P.O. Box 12748
Ft Huachuca, AZ 85670-2748

The work supported under this grant can be divided into four closely related areas:
(1) Verification of real-time and hybrid systems;
(2) Static analysis;
(3) Automata-based deductive verification of real-time systems;
(4) Abstraction and modularity in deductive verification.

The results obtained in these areas have been reported in conference and journal papers referenced in the report. Most of the methods developed have been implemented and evaluated for their utility in the framework of the Stanford Temporal Prover (STeP).

verification, real-time systems, hybrid systems, abstraction, modularity, invariant generation.
Hardware Verification: Integrating Deductive with Algorithmic Technologies

R & D Final Report

DARPA Contract DABT63-96-C-0096

P.I.: Prof. Zohar Manna
Computer Science Department
Stanford University
Stanford, CA. 94305-9045

April 15, 2002
1 Introduction

The work supported under this grant can be divided into four closely related areas:

- Verification of real-time and hybrid systems;
- Static analysis;
- Automata-based deductive verification of reactive systems;
- Abstraction and modularity in deductive verification;

In parallel with the theoretical work we designed and implemented the Stanford Temporal Prover (STeP), a comprehensive verification tool, which provided a testbed to evaluate the utility of the models and methods developed.

In the following sections we elaborate on each of the four areas of theoretical work and briefly describe our verification tool. All sections provide references to conference and journal papers describing the results obtained in more detail.

2 Verification of real-time and hybrid systems

2.1 Computational Model and Verification Rules

This work involves the development of a new computational model for real-time and hybrid systems, called the clocked transition system (CTS), phase transition system model respectively. The CTS model is a development of our previous timed transition model, where some of the changes are inspired by the model of timed automata. The new model leads to a simpler style of temporal specification and verification, requiring no extension of the temporal language.

We developed verification rules for proving safety properties (including time-bounded response properties) of clocked transition systems, and separate rules for proving (time-unbounded) response properties. All rules are associated with verification diagrams. The verification of response properties requires adjustments of the proof rules developed for untimed systems, reflecting the fact that progress in the real time systems is ensured by the progress of time and not by fairness. The style of the verification rules is very close to the verification style of untimed systems which allows the (re)use of verification methods and tools, developed for untimed reactive systems, for proving all interesting properties of real-time systems.
It is important that real-time/hybrid system descriptions are non-Zeno, that is, all run prefixes can be extended to an infinite, time-divergent run, because verification results of Zeno systems may be misleading. We developed methods to prove that real-time/hybrid systems are non-Zeno.

This work has been reported in [KMP98] and [KMP00].

2.2 Invariant Generation and Implementation

We investigated the feasibility of computer-aided deductive verification of hybrid systems. Hybrid systems are modeled by phase transition systems, in which activities specify the bounds on the derivatives of the continuous variables. We developed a method for invariant generation based on static analysis of the phase transition system. The invariants produced can be used as auxiliary properties in the verification of temporal properties. We demonstrated that in some cases the invariants thus produced suffice to prove the main safety property. The methods for invariant generation and the verification rules described above were implemented in STeP (Stanford Temporal Prover). This work is reported in [MS98].

We developed a modular framework for proving temporal properties of real-time systems, based on clocked transition systems and linear-time temporal logic. We demonstrated how deductive verification rules, verification diagrams, and automatic invariant generation can be used to establish properties of real-time systems in this framework. We proposed both global and modular proofs of the branching-time property of non-Zenoness. As a case study, we mechanically verified the generalized railroad crossing using the Stanford Temporal Prover, STeP. This work was reported in [BMSU97] and [BMSU01].

3 Static Analysis

3.1 Invariant Generation

Verifying temporal specifications of reactive and concurrent systems relies on generating auxiliary assertions and on strengthening given properties of the system. This can be achieved by two dual approaches. The bottom-up method performs an abstract forward propagation (computation) of the system, generating auxiliary assertions; the top-down method performs an abstract backward propagation to strengthen given properties. Exact application of these methods is complete but is usually infeasible for large-scale
verification. Approximate analysis techniques are often needed to complete the verification.

Our approach to the generation of invariants and intermediary assertions was to reduce a verification problem to domains that admit specialized and efficient solvers. We extended known methods for generation of auxiliary invariants by formalizing and analyzing a general verification rule that uses assertion graphs to generate auxiliary assertions for the verification of general safety formulas. We applied and developed abstract interpretation techniques to find approximations of least and greatest fixed points in the forward and backward analysis of systems. We developed novel methodologies for abstract interpretation of parameterized programs. This work has been reported in [BBM97].

3.2 Generation of Ranking Functions

Deductive verification of progress properties relies on finding ranking functions to prove termination of program cycles. We developed an algorithm to synthesize linear ranking functions that can establish such termination. Fundamental to our approach is the representation of systems of linear inequalities and sets of linear expressions as polyhedral cones. This representation allows us to reduce the search for linear ranking functions to the computation of polars, intersections and projections of polyhedral cones, problems which have well-known solutions. This work has been reported in [CS01].

4 Automata-based Deductive Verification

We developed diagram-based formal methods for verifying temporal properties of finite- and infinite-state reactive systems. These methods, which share a common background and tools, differ in the way they use automatic procedures within an interactive setting based on deduction. They can be used to produce a static proof object, or to perform incremental analysis of systems and specifications. An overview of the diagram-based methods developed in our group was given in [dAMSU97].

4.1 Generalized Verification Diagrams

We developed generalized Verification Diagrams, which combine deductive and algorithmic verification to establish general temporal properties of finite- and infinite-state reactive systems. The diagram serves as an abstraction
of the system. This abstraction is deductively justified and algorithmically model checked. We developed a new simple class of verification diagrams, using Müller acceptance conditions, and demonstrated how they can be used to verify general temporal properties of reactive systems. This work was reported in [MBSU98].

4.2 Hybrid Diagrams

We developed a methodology for the verification of temporal properties of hybrid systems. The methodology is based on the deductive transformation of hybrid diagrams, which represent the system and its properties, and which can be algorithmically checked against the specification. This check either gives a positive answer to the verification problem, or provides guidance for the further transformation of the diagrams. The resulting methodology is complete for quantifier-free linear-time temporal logic. This work was reported in [dAKM97].

4.3 Deductive Model Checking

We developed Deductive Model Checking: an extension of classical tableau-based model checking procedures to the case of infinite-state systems, using deductive methods in an incremental construction of the behavior graph. Logical formulas are used to represent infinite sets of states in an abstraction of this graph, which is repeatedly refined in the search for a counterexample computation, ruling out large portions of the graph before they are expanded to the state-level. This can lead to large savings, even in the case of finite-state systems. Only local conditions need to be checked at each step, and previously proven properties can be used to further constrain the search. Although the resulting method is not always automatic, it provides a flexible, general and complete framework that can integrate a diverse number of other verification tools. The work on Deductive Model Checking has been reported in [SUM99].

4.4 Verification of Parameterized Systems

We developed a visual approach to proving progress properties of parameterized systems using induction on verification diagrams. The inductive hypothesis is represented by an automaton and is based on a state-dependent order on process indices, for increased flexibility. This approach yields more intuitive proofs for progress properties and simpler verification conditions.
that are more likely to be proved automatically. This work has been reported in [MS99].

4.5 Generalizing Verification Rules

We developed a method based on alternating automata on infinite words to reduce the verification of linear temporal logic LTL safety properties over infinite-state systems to the proof of first-order verification conditions. This method generalizes the traditional deductive verification approach of providing verification rules for particular classes of formulas, such as invariances, nested precedence formulas, etc. It facilitates the deductive verification of arbitrary safety properties without the need for explicit temporal reasoning. This work was reported in [MS00].

5 Abstraction and Modularity

5.1 Modular Verification Framework

We developed a formal framework for the modular description and verification of parameterized fair transition systems. The framework allows us to apply existing global verification methods, such as verification rules and diagrams, in a modular setting. Transition systems and transition modules can be described by recursive module expressions, allowing the description of hierarchical systems of unbounded depth. Apart from the usual parallel composition, hiding and renaming operations, our module description language provides constructs to augment and restrict the module interface, capabilities that are essential for recursive descriptions. We developed several deductive proof techniques to establish and re-use modular properties, including a modular verification rule to prove properties over modules with non-recursive descriptions; a property inheritance mechanism that provides an incremental proof method such that properties of module A can be reused in any module B whose description refers to A; modular abstraction, which allows us to focus the proof on relevant components only; and an induction rule, which makes the methodology applicable to recursive designs. We demonstrated that our framework allows the use of assumption-guarantee reasoning without suffering from its main disadvantage of having to identify sufficiently strong guarantee properties up front. In a case study we showed that in our framework assumptions are generated naturally in the course of the proof. This work was reported in [FMS98].
5.2 Assertion-based Abstraction

We developed a method to generate finite-state abstractions of reactive systems using decision procedures. The algorithm compositionally abstracts the transitions of the system, relative to a given, fixed set of assertions. With this method, the number of validity checks is proportional to the size of the system description, rather than the size of the abstract state-space. The resulting abstract state-space is finite and can then be explored by a model checker. The procedure provides an alternative method for combining deductive and algorithmic verification. The use of deductive tools makes the procedure applicable to infinite-state systems. However, the efficiency of the abstraction procedure, and the use of finite-state model checking at the abstract level, gives the procedure a level of automation comparable to that of finite-state algorithmic methods. This work was reported in [CU98].

5.3 Combining Modularity and Abstraction

When designing a system modularly, one would like to prove simple properties of individual modules, and combinations of modules, before the entire system is specified. Assumption-guarantee reasoning is often used to prove properties of a module that depend on its environment, before that environment is fully specified. Abstraction can facilitate this process: Modular properties can be model checked for abstractions, relative to assumptions on the environment. Furthermore, for real-time and hybrid systems, part or all of the complex real-time behavior can be abstracted away when debugging individual modules. More expensive verification methods should only be used after the design components and some of their combinations pass these simple (and fast) checks. We successfully applied a combination of modular and abstraction techniques to the steam boiler, a benchmark case study in specification and verification methods for hybrid controlled systems. A detailed description of this work appeared in [MCF+97].

6 Tool: Stanford Temporal Prover

We designed and implemented STeP (Stanford Temporal Prover), a comprehensive verification tool for the verification of temporal properties of reactive, real-time and hybrid systems, including parameterized systems. It provides deductive, algorithmic, and deductive-algorithmic verification methods. A powerful validity checker, which incorporates an integration of decision procedures for most of the theories common in verification condi-
tions [Bjø98] is available to automatically discharge most of the resulting first-order verification conditions.

6.1 Scope
Most of the theoretical work described above has been implemented in STeP including support for real-time [BMSU01] and hybrid systems [MS98], invariant generation [BBM97], automatic generation of ranking functions [CS01], a graphical user interface to draw diagrams and automatic generation of diagram verification conditions [MBSU98], assertion-based abstraction [CU98], generalized verification rules based on alternating automata [MS00], and support for modularity [FMS98], thus providing us with valuable feedback on the utility of our methods in practice.

6.2 Case studies
Several case studies have been performed with STeP, including the deductive verification of a parameterized fault-tolerant protocol, which settled the correctness for the general $N$-process case, where previously only small instances of the protocol had been verified [BLM97], the steamboiler benchmark system [MCF+97], and an unbounded, recursively defined arbiter that guarantees mutual exclusion to a critical resource [FMS98].

6.3 Implementation
The original version of STeP [BBC+95] was implemented in ML. The current version of STeP [BBC+00] is implemented in Java, except for the first-order theorem prover and validity checker, which are still in ML.

7 Dissertations
The following dissertations were in part supported by this grant:

- Henny B. Sipma, Diagram-based Verification of Discrete, Real-time and Hybrid Systems, 1999 [Sip99].
References


[MS98] Z. Manna and H.B. Sipma. Deductive verification of hybrid systems using STeP. In T. Henzinger and S. Sastry, editors,


